# **RSTGEN IP SPEC**

## **Table of Contents**

| Introduction                | 2 |
|-----------------------------|---|
| Feature                     | 2 |
| Functional Details          | 2 |
| Block Diagram               | 2 |
| Module input/output list    | 2 |
| Clock Definition            | 3 |
| RSTGEN function description | 3 |

## Introduction

The RSTGEN module is used to generate reset signals for other digital modules.

#### **Feature**

Output reset signals include hardware reset, hardware and software reset. Both reset signals are scan-muxed by SCAN\_MODE.

### **Functional Details**

## **Block Diagram**

The following diagram shows the main inputs and outputs of RSTGEN.



## Module input/output list

| Name               | Dir | Width | Discirption                                           | duration              |
|--------------------|-----|-------|-------------------------------------------------------|-----------------------|
| resetb_CLK_256K    | О   | 1     | Scan-muxed resetb for CLK_256K domain                 | level                 |
| resetb_CLK_OUT     | О   | 1     | Scan_muxed resetb for CLK_OUT domain                  | level                 |
| resetb_SR_CLK_OUT  | О   | 1     | Scan_muxed resetb and soft resetb for CLK_OUT domain  | level                 |
| resetb_SR_CLK_SLOW | О   | 1     | Scan_muxed resetb and soft resetb for CLK_SLOW domain | level                 |
| resetb_CLK         | О   | 1     | Scan_muxed resetb for CLK_32M domain                  | level                 |
| resetb_SR_CLK_I2C  | О   | 1     | Scan_muxed resetb and soft resetb for CLK_I2C domain  | level                 |
| rstb_32M_OK        | 0   | 1     |                                                       |                       |
| rstb_32M_ok_and_sr | О   | 1     | CLK_32M_OK high and SOFT_RSTB high                    | level(CLK_32M domain) |
| SOFT_RSTB_32M      | О   | 1     | SOFT_RSTB_REG synchronized to CLK_32M domain          | level                 |
| resetb_32M_no_sc   | О   | 1     | Resetb for CLK_32M domain(no scan-mux)                | level                 |
| SCAN_MODE          | I   | 1     | DFT scan mode                                         |                       |
| SCAN_RSTB          | I   | 1     | DFT scan resetb                                       |                       |
| CLK_32M            | Ι   | 1     | Main clock from analog                                |                       |
| CLK_256K_SC        | I   | 1     | Scan_muxed CLK_256K                                   |                       |
| DRSTB              | I   | 1     | Async digital reset                                   |                       |
| CLK_OUT_SC         | I   | 1     | Scan_muxed CLK_OUT                                    |                       |

| CLK_SLOW_SC    | I | 1 | Scan_muxed CLK_SLOW            |              |
|----------------|---|---|--------------------------------|--------------|
| SOFT_RSTB_REG  | I | 1 | SOFT_RSTB register bit         |              |
| SOFT_RSTB      | I | 1 | SOFT_RSTB in CLK_SLOW domain   |              |
| CLK_32M_ORG_SC | I | 1 | Scan_muxed original CLK_32M    |              |
| CLK_32M_SC     | I | 1 | Scan_muxed CLK_32M             |              |
| I2C_MAS_EN     | I | 1 | I2C master enable register bit |              |
| CLK_32M_OK     | I | 1 | CLK_32M status from analog     | Level(async) |

#### **Clock Definition**

The following table describes clocks defined in Figure 1 block diagram and other sections of this document.

| Clock Name         | Definition      |
|--------------------|-----------------|
| resetb_CLK_256K    | CLK_256 domain  |
| resetb_CLK_OUT     | CLK_OUT domain  |
| resetb_SR_CLK_OUT  | CLK_OUT domain  |
| resetb_SR_CLK_SLOW | CLK_SLOW domain |
| resetb_CLK         | CLK_32M domain  |
| resetb_SR_CLK_I2C  | CLK_32M domain  |
| rstb_32M_ok_and_sr | CLK_32M domain  |
| SOFT_RSTB_32M      | CLK_32M domain  |
| resetb_32M_no_sc   | CLK_32M domain  |

Table1 clock definitions

## **RSTGEN** function description

For different sub-modules, reset signals are generated for corresponding clock domain.

Hr\_b change to 0 synchronously when DRSTB low and released synchronously when DRSTB high. Hr\_b is a group of reset signals, include resetb\_CLK, resetb\_CLK\_OUT and resetb\_CLK\_SLOW. (HWR001\_RSTGEN)

Hr\_sr\_b change to 0 synchronously when DRSTB low, change to 0 synchronously when SOFT\_RSTB\_REG low, released synchronously when DRSTB and SOFT\_RSTB\_REG high. Hr\_sr\_b is a group of reset signals, include resetb SR CLK OUT, resetb SR CLK SLOW and resetb SR CLK I2C. (HWR002 RSTGEN, HWR003 RSTGEN)

All signals in hr\_b and hr\_sr\_b are scan-muxed. When SCAN\_MODE high, they all connected to SCAN\_RSTB. (HWR004\_RSTGEN)